
Senior EDA Engineer
Maieutic Semiconductors
Required Skills:
EDA
Schematic Design
PDK
Analog Ic Design
Company Overview
At Maieutic, we are building cutting-edge AI tools for chip designers to streamline workflows, boost productivity, and accelerate innovation. Founded by successful entrepreneurs and second-time founders with 75+ patents to their name, we bring deep expertise in semiconductor design, AI, and automation to tackle the industry's toughest challenges.
Backed by marquee investors, we are well-positioned to drive the next wave of innovation in semiconductor design. Our mission is to empower designers with intelligent assistants that act as both productivity enhancers and innovation catalysts, ensuring faster design cycles, smarter decisions, and higher efficiency in the ever-evolving semiconductor industry.
We are assembling a world-class AI and full-stack development team based in Bangalore, India. If you're passionate about AI, full-stack development, and keen to work on game- changing technology, we would like to hear from you! Reach out to hr@maieuticsemi.com
We are an equal opportunity employer and value diversity. All qualified applicants will receive consideration for employment without regard to race, religion, gender, sexual orientation, age, disability, or any other protected status.
Senior EDA Engineer – Cadence Virtuoso, SKILL/CDF, Tool Integration
Role Overview:
We are seeking a highly skilled EDA Engineer with solid experience in Cadence Virtuoso environments and a deep understanding of OpenAccess databases, SKILL scripting, foundry PDK/CDK integration, and schematic/layout tool automation. This role will collaborate closely with AI/EDA development teams to build seamless design flows and robust automation for our AI-powered analog design platform.
Key Responsibilities:
· Develop, maintain, and optimize analog/mixed-signal IC design flows in Cadence Virtuoso and related EDA tools.
· Create, modify, and optimize SKILL scripts for automation of layout, schematic, verification, and design environment tasks.
· Manage Component Description Format (CDF) parameters and configurations for foundry PDK and CDK components/libraries.
· Work extensively with the OpenAccess (OA) database API (using C++, Python, Tcl) to read, write, and manipulate design data including schematic, layout, connectivity, and library information.
· Develop automation tools and workflows leveraging OpenAccess to integrate schematic and layout views, support PDK/CDK validation, and assist design data migration or QA.
· Integrate and validate foundry PDK/CDK devices, parameterized cells (pCells), symbols, DRC/LVS decks, and simulation models with EDA tools.
· Troubleshoot issues related to PDK integration, OA database consistency, schematic-layout synchronization, and environment setups.
· Document technical processes, create reusable automation scripts, and contribute to team best practices.
· Collaborate with AI and software teams to integrate EDA tools into Maieutic’s AI co- pilot platform and support continuous improvement of design automation.
Required Skills s Experience:
· 3–8 years hands-on experience working with Cadence Virtuoso analog/mixed-signal design flows.
· Strong proficiency in SKILL scripting for automation within Cadence layout and schematic environments.
· Proven experience managing and customizing CDF files for parametric device libraries in Cadence.
· Hands-on experience with OpenAccess (OA) database API: Familiarity with OA schema, ability to program in C++, Python, or Tcl to develop tools/scripts that access and modify OA layout and schematic data.
· Deep understanding of foundry PDK/CDK structures, including parameterized cells, symbols, device models, layout generators, and associated design-rule decks.
· Experience automating schematic and library processes using scripting languages (SKILL, Tcl, Python).
· Solid knowledge of schematic editors/viewers and maintaining schematic-layout synchronization (LVS/Schematic Driven Layout).
· Strong UNIX/Linux command-line skills and scripting abilities.
· Experience with version control systems/tools used in EDA environments (Git, SOS, or equivalent).
· Excellent communication skills and ability to operate effectively in a startup team environment.
Preferred Qualifications:
· Previous work experience at Cadence or semiconductor companies specializing in Virtuoso toolchains.
· Experience with Spectre, ADE simulation, and analog verification flows.
· Understanding of semiconductor process technology and device physics applicable to analog/mixed-signal design.
· Familiarity with AI/ML integration in design tools is a plus.
About Company

Send me jobs like this
This one's a match? We'll send more your way
Similar Jobs

Principal Engineer - HBM_SOC Physical Verification
Micron Technology
Hyderabad, India
Full time
8 - 20 Years
- LPA

Principal Memory Circuit Design Verification Engineer
Micron Technology
Bengaluru, India
Full time
8 - 20 Years
- LPA

Site Reliability Engineer (DevOps)
Celigo
Hyderabad, India
Full time
5 - 10 Years
- LPA

Senior DevOps Engineer
Celigo
Hyderabad, India
Full time
5 - 10 Years
- LPA

DevOps Architect
Celigo
Hyderabad, India
Full time
12 - 20 Years
- LPA

Design Automation Engineer, Scribe Design Non-Array
Micron Technology
Hyderabad, India
Full time
8 - 20 Years
- LPA

Senior/ Staff Engineer, Scribe Array Layout Design
Micron Technology
Hyderabad, India
Full time
8 - 20 Years
- LPA

STA & RTL Design Engineer
Micron Technology
Bangalore Rural, India
Full time
8 - 20 Years
- LPA

Process Engineer
Lam Research
Bangalore Urban, India
Full time
3 - 8 Years
- LPA

SENIOR ENGINEER, TD DEVICE PI
Micron Technology
Hyderabad, India
Full time
8 - 20 Years
- LPA