Senior ASIC / Custom Circuit Design Engineer – Memory & Mixed-Signal

Global-Talent-Exchange

Switzerland
Full time
5 Yrs
Job Openings: 1

Required Skills:

Asic Design

Memory Design

Mixed-signal Design Flows

SRAM

Finfet Integration

Computer Simulation

Layout

Digital Designs

Reliability Verifications

Python

TCL

ASIC

Custom Circuit Design

Memory Design

Mixed-Signal Design

SRAM

FinFET

Simulation

Layout

Digital Design

Verification

Python

Tcl

Job Description

We are partnering with an innovative tech company seeking a motivated Senior ASIC / Custom Circuit Design Engineer to design high-performance, low-power custom-digital and memory-centric circuits used at the heart of their compute architecture. This is a full-time permanently employed position.

If you love circuit design, debugging silicon behavior, and optimizing for power, speed, and stability — this is for you.

What you’ll be doing

  • Designing custom circuits for SRAM, register files, datapaths & periphery
  • Architecting and implementing blocks on advanced nodes (FinFET, sub-10nm)
  • Running corner, Monte-Carlo, variation, and stability simulations
  • Working closely with layout, digital, backend, DFT & verification teams
  • Reviewing extraction results, debugging EM/IR issues & proposing fixes
  • Defining clean integration boundaries for digital-on-top environments
  • Supporting silicon correlation (bring-up, ATE analysis, errata handling)
  • Creating reusable design kits, models, testbenches & automation scripts
  • Documenting methodologies and improving internal design flows

What you’ll bring (must-haves)

  • 5+ years in custom digital, mixed-signal, or memory (SRAM) design
  • Proven ownership of blocks through full design cycles
  • Strong understanding of FinFET behavior (variation, leakage, stability, periphery trade-offs)
  • Hands-on experience designing memory sub-systems, datapaths, or register files
  • Ability to analyze extraction/PEX results and work closely with layout
  • Solid foundation in performance, power, and area (PPA) optimization
  • Comfort with simulation flows, timing behavior, parasitics, and correlation
  • Good scripting knowledge (Python or Tcl) for automation
  • Clear communication & strong documentation habits

Nice to have (bonus skills)

  • Experience with memory compilers or memory characterization flows
  • DTCO/STCO exposure (device → bitcell → periphery understanding)
  • Background in EM/IR analysis or reliability considerations
  • Familiarity with custom-digital verification environments
  • Knowledge of test structures, MBIST/scan concepts, or redundancy features
  • A passion for hardware optimization and deep-dive debugging

This role suits someone who:

  • Loves hands-on transistor-level + custom-digital design
  • Enjoys working on bleeding-edge nodes
  • Wants visibility across architecture, circuit design, layout & silicon
  • Appreciates a collaborative and high-impact hardware environment

About Company

Global-Talent-Exchange
https://globaltalex.com/
Discover high-impact roles Worldwide
10-20 Employees
Information Technology & Services