
Design Verification Engineer
Global-Talent-Exchange
Required Skills:
SystemVerilog
Systemverilog Uvm
Python
C11
FPGA
Custom Asic
SystemVerilog
UVM
Python
C++
RTL functional verification
FPGA
ASIC
We are working with a prestigious high-frequency trading company to find a verification engineer to help verify complex low-latency FPGA systems.
You will join a team at the forefront of innovation in design verification, supported in pushing the envelope alongside pioneers in open-source hardware tools.
Responsibilities
- Design and maintain robust testbenches and targeted tests using the organization’s mixed open-source and proprietary verification environment.
- Develop and own comprehensive verification plans, ensuring coverage goals and test strategies are clear and defensible.
- Identify and diagnose RTL issues quickly, working directly with designers to accelerate bring-up and resolve design defects efficiently.
- Oversee and refine the test infrastructure, including management of test suites, CI pipelines, and the improvement of both internal and open-source tooling.
Requirements
- Strong debugging and analytical capability, able to isolate and resolve complex RTL and testbench issues efficiently.
- At least two years of professional RTL functional verification experience for FPGA or ASIC designs.
- Hands-on expertise in SystemVerilog and UVM, including stimulus development and code/functional coverage collection and analysis.
- Proficiency in Python and/or C++ for building verification infrastructure, tooling, and automation.
Apply below for more information!
About Company

Send me jobs like this
This one's a match? We'll send more your way
Similar Jobs

Design Automation Engineer, Scribe Design Non-Array
Micron Technology
Hyderabad, India
Full time
8 - 20 Years

Sales Director – Engineering Design Services
Cyient
California, United States
RemoteWork
5 - 20 Years

Manager/Director/Senior Director of Sales – Cyient Semiconductors
Cyient
Texas City, United States
RemoteWork
5 - 20 Years

Devops IV
Meesho
Bangalore Rural, India
Full time
8 - 12 Years

SDE IV
Meesho
Bengaluru, India
Full time
6 - 9 Years

Engineering Manager
Meesho
Bangalore Rural, India
Full time
10 - 14 Years

SDE - III - Backend
Meesho
Bengaluru, Angola
Full time
4 - 6 Years

Data Science Manager
Meesho
Bengaluru, India
Full time
6 - 10 Years

Sales Head - US
Cyient
California, United States
Full time
20 - 26 Years

Soft Trim Engineer
Mahindra
Auburn, United States
Full time
5 - 12 Years