
ASIC/SoC Design Verification Engineer SG
Global-Talent-Exchange
Required Skills:
Systemverilog Uvm
Ovm Methodology
Assertion Based Verification
Verilog
Hvl System Verilog
Python
Perl
TCL
Shell Scripting
C/C++ STL
SystemC
MIPI
AMBA
Risc-v Andes Processor
ARMA
UVM
OVM
Semiformal Verification
assertion-based verification
hardware and software co-verification
Verilog
System Verilog
Python
Perl
TCL
Shell scripting
C/C++
System C
MIPI
AMBA
RISC-V
ARM
DSP core
Responsibilities
- Collaborate with design engineers and architects to define, document and implement detailed test plans for the SoC design verification
- Build and maintain infrastructure/environment for automation verification of SoC architecture, function and performance
- Develop reusable testbench, constrained-random/directed testcases, and verification associated behavioral module for both of block levels and system levels
- Develop regression strategy, methodology and tools(scripts). Define and measure the function coverage. Close verification holes for design releases and tape-out
- Work with design engineers to debug and identify root causes of simulation failure
- Support test engineers for post-silicon validation
- Mentor and coach team members and junior engineers. Drive verification efficiency
Requirements
- MS with 8+ years of relevant experience or PhD (with 3+ years of experience) in Electrical Engineering, Computer Engineering, Computer Science or related degree
- In depth knowledge of UVM/OVM, Semiformal Verification, assertion-based verification as well as hardware and software co-verification methodology
- Extensive experience of building verification infrastructure, test planning, coverage closure, testbench and testcases development for function/performance verification
- Proficient experience with Verilog, System Verilog, Python/Perl/TCL/Shell scripting, C/C++, System C and industry mainstream ISAs assembly coding
- Familiarity with MIPI, AMBA (APB/AHB/AXI) bus protocol, RISC-V/ARM or DSP core
- Experience in verifying designs at both of RTL level and post-P&R gate level
- Ability to work in a startup environment, and to work both independently and as a team player with the ability to provide technical leadership to other members of the engineering team
Experience in one or more of the following areas considered a strong plus:
- Working knowledge of AI/ML Computing, GPU, ISP architectures and accelerators
- Experience in verifying mix-signal design and interface of digital and analog
- Experience of design verification for highspeed IO such as PCIE and DDR
About Company

Global-Talent-Exchange
https://globaltalex.com/Discover high-impact
roles Worldwide
Send me jobs like this
This one's a match? We'll send more your way
Keep me posted!
Similar Jobs

Design Automation Engineer, Scribe Design Non-Array
Micron Technology
Hyderabad, India
Full time
8 - 20 Years

Staff Engineer – ASIC Digital Design (PHY IP)
Micron Technology
Bangalore Rural, India
Full time
8 - 20 Years

ASIC Design Verification Engineer – PCIe
Cyient
Bangalore Rural, India
Full time
8 - 15 Years

Devops IV
Meesho
Bangalore Rural, India
Full time
8 - 12 Years

SDE IV
Meesho
Bengaluru, India
Full time
6 - 9 Years

Engineering Manager
Meesho
Bangalore Rural, India
Full time
10 - 14 Years

SDE - III - Backend
Meesho
Bengaluru, Angola
Full time
4 - 6 Years

Data Science Manager
Meesho
Bengaluru, India
Full time
6 - 10 Years

AI/ML Architect / Principal Engineer
Celigo
Hyderabad, India
Full time
15 - 20 Years

Principal Enterprise Software Engineer (Fullstack)
Medtronic
Hyderabad, India
Full time
14 - 20 Years